DocumentCode :
528645
Title :
A Direct Digital Frequency Synthesizer circuit based on Dynamic Frequency Management
Author :
Malahnejad, Meysam ; Raissi, Farshid ; Mirzakuchaki, Sattar
Author_Institution :
Electr. Eng. Dept., K. N. Toosi Univ. of Technol., Tehran, Iran
fYear :
2010
fDate :
7-10 Sept. 2010
Firstpage :
225
Lastpage :
228
Abstract :
This paper presents the design of a Direct Digital Frequency Synthesizer (DDFS) circuit based on Dynamic Frequency Management (DFM). In this design, the clock generator circuit dynamically changes its frequency based on the required output frequency. Clock frequency is halved at low output frequencies, to reduce power consumption. Simulations are performed for 0.35 μm and 0.18 μm CMOS process resulting in about 22% and 21% power reduction, respectively. A maximum power reduction of 47% and 45% are achievable for these processes. This scheme is applicable to any DDFS circuit without any performance degradation.
Keywords :
CMOS integrated circuits; clocks; frequency synthesizers; CMOS process; clock frequency; clock generator circuit; direct digital frequency synthesizer circuit; dynamic frequency management; power consumption; size 0.18 mum; size 0.35 mum; Clocks; Frequency control; Frequency division multiplexing; Frequency synthesizers; Power demand; Simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals and Electronic Systems (ICSES), 2010 International Conference on
Conference_Location :
Gliwice
Print_ISBN :
978-1-4244-5307-8
Electronic_ISBN :
978-83-9047-4-2
Type :
conf
Filename :
5595208
Link To Document :
بازگشت