DocumentCode :
528791
Title :
Energy efficient implementation of parallel CMOS multipliers with improved compressors
Author :
Baran, Dursun ; Aktan, Mustafa ; Oklobdzija, Vojin G.
Author_Institution :
ECS Department, University of Texas at Dallas, Richardson, TX 75080, USA
fYear :
2010
fDate :
18-20 Aug. 2010
Firstpage :
147
Lastpage :
152
Abstract :
Booth encoding is believed to yield faster multiplier designs with higher energy consumption. 16×16-bit Booth and Non-Booth multipliers are analyzed in energy and delay space under varying constraints. It is shown that Non-Booth multipliers start to become more energy efficient for strict delay targets. In addition, novel 3:2 and 4:2 compressors are presented to save energy at the same target delay. The proposed compressors provide up to 20% energy reduction depending on the target delay at 65nm CMOS technology. Non-Booth multiplier implemented with the proposed compressors provides performance advantage as the voltage is scaled from its nominal value. Further, we examined all designs in 45nm, 32nm and 22nm CMOS technology nodes.
Keywords :
Adders; CMOS integrated circuits; CMOS technology; Compressors; Delay; Logic gates; Mirrors; Arithmetic and Logic Structures; Booth Encoding; High-Speed Arithmetic; Low-Power Design; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low-Power Electronics and Design (ISLPED), 2010 ACM/IEEE International Symposium on
Conference_Location :
Austin, TX, USA
Print_ISBN :
978-1-4244-8588-8
Type :
conf
Filename :
5599013
Link To Document :
بازگشت