DocumentCode :
528815
Title :
An energy efficient cache design using Spin Torque Transfer (STT) RAM
Author :
Rasquinha, Mitchelle ; Choudhary, Dhruv ; Chatterjee, Subho ; Mukhopadhyay, Saibal ; Yalamanchili, Sudhakar
Author_Institution :
School of ECE, Georgia Institute of Technology, Atlanta GA-30332
fYear :
2010
fDate :
18-20 Aug. 2010
Firstpage :
389
Lastpage :
394
Abstract :
The on-chip memory is a dominant source of power and energy consumption in modern and future processors. This paper explores the use of a new emerging non-volatile memory technology as a replacement for SRAM based lower level caches — Spin Torque Transfer(STT) RAM. While STTRAM achieves a reduction in leakage energy of 90% compared to SRAM, the dynamic energy for a write operation is 2X that of SRAM. Consequently, we propose additional microarchitectural optimizations to reduce overall dynamic energy which achieve an average reduction in dynamic energy over the base case of 30% with a range of 16% to 60% across 10 benchmarks.
Keywords :
Arrays; Benchmark testing; Clocks; Optical wavelength conversion; Optimization; Random access memory; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low-Power Electronics and Design (ISLPED), 2010 ACM/IEEE International Symposium on
Conference_Location :
Austin, TX, USA
Print_ISBN :
978-1-4244-8588-8
Type :
conf
Filename :
5599037
Link To Document :
بازگشت