Title :
Optimization of chip design processes using task graphs
Author :
Hinrichs, Neele ; Olbrich, Markus ; Barke, Erich
Author_Institution :
Inst. of Microelectron. Syst., Hannover, Germany
Abstract :
The semiconductor industry is characterized by highly progressive and complex products. Fast technological change and improvement lead to increasing complexity of the design process which makes project scheduling and resource management more and more challenging. The variety of influencing factors makes it complicated to predict the main parameters affecting the project success. In our approach a task graph is generated automatically from design process data to clarify the dependencies between the activities. In a second step, the process and the allocation of resources are optimized and evaluated regarding main objectives as time and cost.
Keywords :
microprocessor chips; optimisation; resource allocation; scheduling; semiconductor industry; chip design processes; optimization; project scheduling; resource allocation; resource management; semiconductor industry; task graphs; Appraisal; Chip scale packaging; Modeling; Optimization; Planning; Resource management; Software; Chip Design Process; Optimization; Performance Measurement; Resource Allocation; Scheduling; Task Graph;
Conference_Titel :
Software Technology and Engineering (ICSTE), 2010 2nd International Conference on
Conference_Location :
San Juan, PR
Print_ISBN :
978-1-4244-8667-0
Electronic_ISBN :
978-1-4244-8666-3
DOI :
10.1109/ICSTE.2010.5608900