Title :
Study on window-scaling algorithm and its FPGA implementation
Author :
Ji, Huijie ; Xu, Meihua ; Ran, Feng
Author_Institution :
Sch. of Mechatronical Eng. & Autom., Shanghai Univ., Shanghai, China
Abstract :
Traditional bilinear scaling method requires pre-zoom operation while zooming-out an image. In that way, the image resizing system will demand two different scaling sets, one for zooming-out and another for zooming-in, and hence leads to higher cost of hardware implementation and system complication. This paper presents an improved scaling method called window-scaling algorithm. It is relatively low cost and easy to implement. And within the limitation of clock frequency, it could support any mode of display resolution. Basic principle of the proposed algorithm is introduced at first and then scaling effect of different algorithms are compared and analyzed by software. After that, hardware implementation of the algorithm, as well as the general structure is presented in detail. FPGA verification has proved the feasibility and efficiency of the proposed algorithm.
Keywords :
clocks; field programmable gate arrays; image resolution; liquid crystal displays; FPGA verification; bilinear scaling; clock frequency; display resolution; hardware implementation; image resizing; image zooming-out; pre-zoom operation; window scaling; Algorithm design and analysis; Clocks; Image resolution; Interpolation; Pixel; Signal processing algorithms; Timing; FPGA; Window-scaling; display resolution; image resizing;
Conference_Titel :
Image and Signal Processing (CISP), 2010 3rd International Congress on
Conference_Location :
Yantai
Print_ISBN :
978-1-4244-6513-2
DOI :
10.1109/CISP.2010.5647232