Title :
A novel VLSI linear array for 2-D DCT/IDCT
Author :
Huang, Hai ; Sung, Tze-Yun ; Shieh, Yaw-Shih
Author_Institution :
Microelectron. Center, Harbin Inst. of Technol., Harbin, China
Abstract :
This paper proposes an efficient one-dimensional (1-D) N-point discrete cosine and inverse discrete cosine transform (DCT/IDCT) architectures using sub-band decomposition algorithm. Based on the row-column decomposition technique, the two-dimensional (2-D) N×N DCT/IDCT architecture with two successive 1-D DCT/IDCT processors and one transpose memory is proposed. The orthonormal property of DCT/IDCT transformation matrices is fully used to simplify the hardware complexities. The proposed architectures with computation complexity O(5N/8) and O(3N/8) for DCT and IDCT, respectively, and low hardware complexity O(3N/8) for both DCT and IDCT are fully pipelined and scalable for variable-length 2-D DCT/IDCT computation.
Keywords :
VLSI; computational complexity; discrete cosine transforms; matrix algebra; 1D DCT-IDCT processors; DCT-IDCT transformation matrices; VLSI linear array; computation complexity; hardware complexity; inverse discrete cosine transform architecture; one-dimensional N-point discrete cosine transform; row-column decomposition technique; subband decomposition algorithm; two-dimensional architecture; variable-length 2D DCT-IDCT computation; Arrays; Complexity theory; Discrete cosine transforms; Hardware; Program processors; Signal processing algorithms; 2-D DCT/IDCT; VLSI; linear array; orthonormal matrix; sub-band decomposition algorithm;
Conference_Titel :
Image and Signal Processing (CISP), 2010 3rd International Congress on
Conference_Location :
Yantai
Print_ISBN :
978-1-4244-6513-2
DOI :
10.1109/CISP.2010.5647650