DocumentCode :
536214
Title :
GA-based floorplan-aware topology synthesis of application-specific network-on-chip
Author :
Lai, Guoming ; Lin, Xiaola ; Lai, Siyan
Author_Institution :
Sch. of Inf. Sci. & Technol., Sun Yat-sen Univ., Guangzhou, China
Volume :
2
fYear :
2010
fDate :
29-31 Oct. 2010
Firstpage :
554
Lastpage :
558
Abstract :
Application-specific SoC requires an efficient interconnection topology which does not necessarily conform to regular topologies such as mesh etc. As NoC topology synthesis is an NP-hard problem, we present a genetic-algorithm (GA) based technique to synthesize application-specific NoC topology with system-level floorplan aware. The technique minimizes the power consumption and router resources while satisfying latency and bandwidth performance constraints. We validate our technique by showing the results of several benchmark applications. The proposed technique generates optimal topology within few minutes.
Keywords :
genetic algorithms; integrated circuit interconnections; integrated circuit layout; network-on-chip; power consumption; GA-based floorplan-aware topology synthesis; application-specific NoC topology; application-specific network-on-chip; bandwidth performance constraints; genetic-algorithm based technique; optimal topology; power consumption; router resources; system-level floorplan aware; Bandwidth; Educational institutions; Gallium; Lead; Network topology; System-on-a-chip; Topology; Application-Specific NoC; genetic algorithms; network-on-chip (NoC); topology synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Computing and Intelligent Systems (ICIS), 2010 IEEE International Conference on
Conference_Location :
Xiamen
Print_ISBN :
978-1-4244-6582-8
Type :
conf
DOI :
10.1109/ICICISYS.2010.5658391
Filename :
5658391
Link To Document :
بازگشت