DocumentCode :
539357
Title :
Eliminating stress-induced junction leakages at minimum polysilicon-active space in advanced embedded high voltage CMOS technologies
Author :
Chan, Yee Ming ; Theodoridis, Mark ; De Veirman, Ann ; Seetho, Jeff ; Cheah, Lai Wan ; Spierings, Geert
Author_Institution :
Systems on Silicon Manufacturing Co. Pte. Ltd., Singapore
fYear :
2008
fDate :
27-29 Oct. 2008
Firstpage :
337
Lastpage :
339
Abstract :
The mechanism leading to a significant leakage bin fallout, resulted from a slight (0.05um) active-polysilicon space reduction was discussed. Effective solutions involving redesigning the polysilicon track or using an alternative process architecture were presented. A robust DfM guideline applicable to conventional MOS as well as high voltage extended-drain MOS (with an embedded shallow trench isolation structure in the drain region) architectures was also presented.
Keywords :
FETs; Guidelines; Image edge detection; Junctions; Silicon; Silicon compounds; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing (ISSM), 2008 International Symposium on
Conference_Location :
Tokyo, Japan
ISSN :
1523-553X
Electronic_ISBN :
1523-553X
Type :
conf
Filename :
5714874
Link To Document :
بازگشت