DocumentCode :
541037
Title :
Efficient multistage decimation filter using pipeline/interleaving architectures for digital IF receiver
Author :
Tecpanecatl-Xihuitl, J. Luis ; Bayoumi, Magdy A.
Volume :
1
fYear :
2003
fDate :
0-0 2003
Firstpage :
25
Abstract :
This paper presents an efficient multistage decimation filter using a specific decomposition multistage and pipeline/interleaving technique to reduce the amount of multiplications. The multistage decimator filter is an important block on digital IF receivers for advanced dedicated mobile data technology called Mobitex and Ardis networks. The results are presented and compared with current results in the literature. The frequency response shows that the requirements are reached and the amount of multiplications is highly reduced. In each case, we get results with an improvement of 55% and 45% just in the multistage decimation filter. Additionally, using PI techniques we just need a single filter to process the components I, and Q in the IF digital receiver.
Keywords :
digital filters; radio receivers; Ardis networks; Mobitex; PI techniques; decomposition multistage; digital IF receiver; frequency response; interleaving architectures; mobile data technology; multistage decimation filter; pipeline architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on
Print_ISBN :
0-7803-7979-9
Type :
conf
DOI :
10.1109/SCS.2003.1226939
Filename :
5731211
Link To Document :
بازگشت