DocumentCode :
541075
Title :
Pipelined on-chip bus architecture with distributed self-timed control
Author :
Plosila, Juha ; Liljeberg, Pasi ; Isoaho, Jouni
Volume :
1
fYear :
0
fDate :
0-0 0
Firstpage :
257
Abstract :
This paper describes an on-chip bus architecture targeted for the globally asynchronous locally synchronous system-on-chip design strategy. The proposed pipelined bus structure is composed of asynchronously interacting segments which can operate in parallel. The bus is segmented using transfer stages which partition bus into a set of point-to-point interconnects. Self-timed arbitration and control is distributed among the pipelined stages to enable parallel operation of distinct segments, to prevent problems present in a globally clocked system, and to increase design modularity. In a 0.18 μm technology, each bus segment is capable of transferring data at a maximum throughput of 1.2 giga data items per second concurrently in both directions.
Keywords :
distributed control; pipeline processing; system buses; system-on-chip; 0.18 microns; 1.2 Gbit/s; asynchronously interacting segments; design modularity; distributed self-timed control; globally clocked system; on-chip bus architecture; parallel operation; partition bus; pipelined bus structure; point-to-point interconnects; self-timed arbitration; synchronous system-on-chip design; transfer stages;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on
Print_ISBN :
0-7803-7979-9
Type :
conf
DOI :
10.1109/SCS.2003.1226997
Filename :
5731269
Link To Document :
بازگشت