• DocumentCode
    547604
  • Title

    A 1.6GHz 16×16-bit low-latency pipelined booth multiplier

  • Author

    Ghasemizadeh, Habib ; Azadi, Edris ; Hadidi, Khayrollah ; Khoei, Abdollah

  • Author_Institution
    Urmia Microelectronic Research Laboratory
  • fYear
    2011
  • fDate
    17-19 May 2011
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    This paper presents a high-speed 16×16-bit CMOS pipelined booth multiplier. By using new partial product generation and booth encoder circuits and a novel adder, speed of pipelined multipliers is improved. By these new architectures, final adder performs 25 bit addition in only two cycles with high speed (1.6 GHz). Due to lower number of cycles (5 clock cycles), delay of the overall circuit is only 3.1ns and besides power consumption is decreased so that at a data rate of 1 GHz and under the supply voltage of 3.3V, power consumption is 176mW. This multiplier is implemented in TSMC 0.35μm CMOS technology.
  • Keywords
    Adders; Bismuth; Computer architecture; Delay; Inverters; Logic gates; Registers; Carry-lookahead adder (CLA); Carry-select adder (CSA); Modified Booth; Multiplier; Pipeline;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electrical Engineering (ICEE), 2011 19th Iranian Conference on
  • Conference_Location
    Tehran, Iran
  • Print_ISBN
    978-1-4577-0730-8
  • Electronic_ISBN
    978-964-463-428-4
  • Type

    conf

  • Filename
    5955492