Title :
A new design technique for propagation delay and power reduction in the CML buffers
Author :
Javadi, Mohsen ; Masoumi, Nasser ; Sheikhaei, Samad
Author_Institution :
School of Electrical and Computer Eng., College of Eng., University of Tehran, Tehran, Iran
Abstract :
This paper introduces a method to determine the sizing of the buffers used in the driver of a differential transmission line on chip. Using this technique, the power and delay performance of the buffer is improved, compared with the conventional CML design method. Simulations show that for a differential transmission line with a 138.8fF capacitive and a 73Ω resistive load, the power-delay product and the rise-time are improved by 169.3% and 14.3%, respectively. The designs are performed in a typical 90nm CMOS technology with a 1.2V power supply.
Keywords :
CMOS integrated circuits; Capacitance; Delay; Driver circuits; Power transmission lines; Transconductance; Transistors; CML; CML buffer design; current mode logic; optimization; power and delay reduction; sizing;
Conference_Titel :
Electrical Engineering (ICEE), 2011 19th Iranian Conference on
Conference_Location :
Tehran, Iran
Print_ISBN :
978-1-4577-0730-8
Electronic_ISBN :
978-964-463-428-4