DocumentCode :
548059
Title :
A 10-bit 250MS/s pipelined ADC with a merged S/H & 1st stage using an optimal opamp sharing technique
Author :
Ashraf, Mohammad Reza ; Yavari, Mohammad
Author_Institution :
Amirkabir University of Technology
fYear :
2011
fDate :
17-19 May 2011
Firstpage :
1
Lastpage :
1
Abstract :
Summary from only given. This paper presents a very high-speed low-power 10-bit pipelined ADC in a 90nm CMOS technology. A modified opamp-sharing technique is proposed which enables merging the S/H and first stage with optimum power saving. The new technique saves power by changing the bias currents of the inputand output stages of the amplifier. Stage scaling and low power dynamic comparators are also utilized to reduce power consumption more effectively. Using this approach, a 10-bit 250MSample/s pipelined ADC has been designed in a 90nm CMOS technology. According to HSPICE simulation results, the ADC achieves a 54.5dB SNDR with a nyquist-rate, 1Vp-p, diff input signal while consuming only 29mW with a 1V supply voltage.
Keywords :
Analog to Digital Converters; High speed; Low power; Pipeline ADCs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2011 19th Iranian Conference on
Conference_Location :
Tehran
Print_ISBN :
978-1-4577-0730-8
Type :
conf
Filename :
5955950
Link To Document :
بازگشت