DocumentCode :
548082
Title :
High speed CML latch using active inductor in 0.18μm CMOS technology
Author :
Payandehnia, Pedram ; Maghami, Hamidreza ; Sheikhaei, Samad ; Abbasfar, Aliazam ; Forouzandeh, Bahjat ; Nanbakhsh, K.
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of Tehran, Tehran, Iran
fYear :
2011
fDate :
17-19 May 2011
Firstpage :
1
Lastpage :
1
Abstract :
In this paper, a high speed latch architecture is proposed. This latch is based on a modified CML architecture, in which the tail current source is removed. To further increase the speed, shunt peaking is used. This technique can be implemented using passive or active inductors. Active inductors require smaller on-chip implementation area, but impose some drawbacks such as nonlinearity and noise. Fortunately, these drawbacks can be tolerated in a shunt peaking CML latch. In addition to cost effective implementation, using active inductors in the modified CML latch allows for optimizing the inductance values independently for the track and evaluation phases. This is not possible with passive inductors or common CML latches. Simulations predict that the active inductor loads increase the speed by more than 50% compared to resistive loads, when simulated in 0.18μm CMOS technology with 1.8V supply.
Keywords :
CMOS logic circuits; flip-flops; inductors; CMOS technology; active inductor; current mode logic latch; high speed CML latch; passive inductors; shunt peaking CML latch; size 0.18 mum; tail current source; voltage 1.8 V; active inductor; current mode logic (CML) latch;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2011 19th Iranian Conference on
Conference_Location :
Tehran
Print_ISBN :
978-1-4577-0730-8
Type :
conf
Filename :
5955973
Link To Document :
بازگشت