DocumentCode :
548568
Title :
Logic self repair based on regular building blocks
Author :
Koal, Tobias ; Vierhaus, H.T.
Author_Institution :
Comput. Eng. Group, Brandenburg Univ. of Technol., Brandenburg, Germany
fYear :
2008
fDate :
25-27 Sept. 2008
Firstpage :
109
Lastpage :
114
Abstract :
The scalability of CMOS technology is apparently approaching physical limits. In particular, technology forecasts expect higher rates of permanent and transient faults, which make fault tolerant design and, eventually, built-in self repair (BISR) capabilities a necessity. While BISR works reasonably in regular structures such as memory blocks, BISR for random logic is by far an unsolved problem. This paper introduces a novel systematic approach towards logic BISR and gives some indications for cost and limitations.
Keywords :
CMOS logic circuits; fault tolerance; integrated circuit reliability; CMOS technology; built-in self repair; fault tolerant design; logic BISR; logic self repair; random logic; regular building blocks; transient faults;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Algorithms, Architectures, Arrangements, and Applications (SPA), 2008
Conference_Location :
Poznan
Print_ISBN :
978-1-4577-1660-7
Electronic_ISBN :
978-83-62065-05-9
Type :
conf
Filename :
5967599
Link To Document :
بازگشت