Title :
Reduction of source parasitic capacitance in vertical InGaAs MISFET
Author :
Matsumoto, Yutaka ; Saito, Hisashi ; Miyamoto, Yasuyuki
Author_Institution :
Tokyo Inst. of Technol., Tokyo, Japan
Abstract :
We previously reported that a vertical InGaAs MISFET with an electron launcher, undoped channel to prevent electron scattering, and 15-nm-wide mesa achieved a high current density of 7 MA/cm2. However, the reported structure was designed only for DC operation, as it had a large parasitic capacitance between the gate electrode and source. Here we report on the impact of this parasitic capacitance on high-speed operation and the effectiveness of a BCB insulating layer in mitigating the capacitance. In measurements on a test element group, insertion of a BCB layer reduced the parasitic capacitance from 27.6 pF/cm to 1.68 pF/cm, and transistor operation with an inserted BCB layer was confirmed.
Keywords :
III-V semiconductors; MISFET; boron compounds; capacitance; current density; gallium arsenide; indium compounds; BCB insulating layer; BCB layer insertion; DC operation; InGaAs-BCB; current density; electron launcher; electron scattering; gate electrode; high-speed operation; inserted BCB layer; of source parasitic capacitance; test element group; transistor operation; undoped channel; vertical InGaAs MISFET; Current density; Electrodes; Etching; Indium phosphide; Logic gates; Parasitic capacitance;
Conference_Titel :
Compound Semiconductor Week (CSW/IPRM), 2011 and 23rd International Conference on Indium Phosphide and Related Materials
Conference_Location :
Berlin
Print_ISBN :
978-1-4577-1753-6
Electronic_ISBN :
978-3-8007-3356-9