DocumentCode :
549578
Title :
TSV stress-aware full-chip mechanical reliability analysis and optimization for 3D IC
Author :
Jung, Moongon ; Mitra, Joydeep ; Pan, David Z. ; Lim, Sung Kyu
Author_Institution :
Sch. of ECE, Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2011
fDate :
5-9 June 2011
Firstpage :
188
Lastpage :
193
Abstract :
In this work, we propose an efficient and accurate full-chip thermo-mechanical stress and reliability analysis tool and design optimization methodology to alleviate mechanical reliability issues in 3D ICs. First, we analyze detailed thermo-mechanical stress induced by TSVs in conjunction with various associated structures such as landing pad and dielectric liner. Then, we explore and validate the use of the linear superposition principle of stress tensors and demonstrate the accuracy of this method against detailed finite element analysis (FEA) simulations. Next, we apply this linear superposition method to full-chip stress simulation and a reliability metric named the von Mises yield criterion. Finally, we propose a design optimization methodology to mitigate the mechanical reliability problems in 3D ICs. Our experimental results demonstrate the effectiveness of our methodology.
Keywords :
circuit optimisation; finite element analysis; integrated circuit reliability; integrated circuit yield; three-dimensional integrated circuits; 3D IC; TSV stress-aware; design optimization; dielectric liner; finite element analysis; full-chip mechanical reliability; full-chip thermo-mechanical stress; landing pad; linear superposition principle; von Mises yield criterion; Analytical models; Integrated circuit modeling; Reliability; Tensile stress; Three dimensional displays; Through-silicon vias; 3D IC; TSV; mechanical reliability; stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2011 48th ACM/EDAC/IEEE
Conference_Location :
New York, NY
ISSN :
0738-100x
Print_ISBN :
978-1-4503-0636-2
Type :
conf
Filename :
5981934
Link To Document :
بازگشت