DocumentCode :
549650
Title :
CACTI-FinFET: An integrated delay and power modeling framework for FinFET-based caches under process variations
Author :
Lee, Chun-Yi ; Jha, Niraj K.
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., Princeton, NJ, USA
fYear :
2011
fDate :
5-9 June 2011
Firstpage :
866
Lastpage :
871
Abstract :
We present CACTI-FinFET, an integrated framework for simulation of power, delay, temperature, as well as process variations of FinFET-based caches. We have developed a FinFET design library and process variation models to characterize the delay and leakage spreads of such caches. We present results for various FinFET design styles and show that mixing different design styles may be a promising strategy for optimizing cache delay and leakage.
Keywords :
MOSFET; cache storage; CACTI-FinFET; FinFET design library; FinFET-based caches; cache delay optimization; cache leakage optimization; delay modeling framework; power modeling framework; process variation models; Analytical models; Delay; FinFETs; Integrated circuit modeling; Libraries; Logic gates; Object oriented modeling; CACTI-FinFET; FinFETs; cache simulator; process variation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2011 48th ACM/EDAC/IEEE
Conference_Location :
New York, NY
ISSN :
0738-100x
Print_ISBN :
978-1-4503-0636-2
Type :
conf
Filename :
5982007
Link To Document :
بازگشت