DocumentCode :
549789
Title :
A reconfiguration technique for area-efficient network-on-chip topologies
Author :
Logvinenko, Alexander ; Tutsch, Dietmar
Author_Institution :
Autom. & Comput. Sci., Univ. of Wuppertal, Wuppertal, Germany
fYear :
2011
fDate :
27-30 June 2011
Firstpage :
259
Lastpage :
264
Abstract :
The development of modern processors today looks toward an increasing number of processor cores. Those cores are connected with a rigid structure, for example NoC (network on chip) or bus. The engineer develops the NoC taking into account the average network traffic. In consequence, sometimes, one part of the network is overloaded, and the packets are transferred with a considerable delay, but the other part is underloaded, or is scarcely used. In this publication we propose a technique, which can be used to reconfigure a NoC topology both on a local and a global scale as a reaction of the traffic change. The alteration of the network topology aims to optimize the packet delay and the throughput of the network, without overstepping the available chip area.
Keywords :
network topology; network-on-chip; NoC topology; area-efficient network-on-chip topologies; average network traffic; packet delay; processor cores; reconfiguration technique; Delay; Multiprocessor interconnection; Network topology; Simulation; Throughput; Topology; Transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Performance Evaluation of Computer & Telecommunication Systems (SPECTS), 2011 International Symposium on
Conference_Location :
The Hague
Print_ISBN :
978-1-4577-0139-9
Electronic_ISBN :
978-1-61782-309-1
Type :
conf
Filename :
5984875
Link To Document :
بازگشت