DocumentCode :
549874
Title :
A continuous-time, jitter insensitive ΣΔ modulator using a digitally linearized Gm-C integrator with embedded SC feedback DAC
Author :
Kim, Donghyun ; Matsuura, Tatsuji ; Murmann, Boris
Author_Institution :
Stanford Univ., Stanford, CA, USA
fYear :
2011
fDate :
15-17 June 2011
Firstpage :
38
Lastpage :
39
Abstract :
This paper explores the use of a digitally linearized, low-power Gm-C integrator in the first stage of a 5th order continuous time sigma-delta modulator. The proposed architecture features a jitter insensitive SC feedback and a noisy-but-linear auxiliary modulator that is employed to estimate the nonlinearities of the first integrator in the main signal path. A 65-nm CMOS experimental prototype achieves 79 dB dynamic range, 74.3 dB peak SNR and 73.3 dB peak SNDR for a signal bandwidth of 1.95 MHz and 124.8 MHz sampling rate. The IC dissipates 8.55 mW from a 2.5 V supply.
Keywords :
CMOS digital integrated circuits; digital-analogue conversion; embedded systems; integrated circuit noise; sigma-delta modulation; 5th order sigma-delta modulator; CMOS; continuous-time ΣΔ modulator; digitally linearized G<;sub>;m<;/sub>;-C integrator; embedded SC feedback DAC; jitter insensitive ΣΔ modulator; noisy-but-linear auxiliary modulator; size 65 nm; voltage 2.5 V; Clocks; Jitter; Linearity; Modulation; Power dissipation; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits (VLSIC), 2011 Symposium on
Conference_Location :
Honolulu, HI
ISSN :
2158-5601
Print_ISBN :
978-1-61284-175-5
Type :
conf
Filename :
5986413
Link To Document :
بازگشت