Title : 
A 1-V, 8b, 40MS/s, 113µW charge-recycling SAR ADC with a 14µW asynchronous controller
         
        
            Author : 
Tsai, Jen-Huan ; Chen, Yen-Ju ; Shen, Meng-Hung ; Huang, Po-Chiun
         
        
            Author_Institution : 
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
         
        
        
        
        
        
            Abstract : 
This paper presents an energy-efficient charge-sharing SAR ADC design that targets for 1-V, 8-bit 40MS/s performance. By reconfiguring the networks for the input sampling and the reference banks, the settling time at input sample-hold stage and the pre-charge energy for each evaluation phase can be alleviated, that is equivalent to power saving. In addition, a dedicated asynchronous controller is developed to precisely control the energy for each logic operation. With a 90nm CMOS process, the prototype achieves 113μW (20fJ/conv), 48.4 dB SNDR. Digital controller only dissipates 12.4% of system power.
         
        
            Keywords : 
CMOS integrated circuits; analogue-digital conversion; asynchronous circuits; CMOS process; dedicated asynchronous controller; digital controller; energy control; energy-efficient charge-sharing SAR ADC design; logic operation; power 113 muW; power 14 muW; power saving; reference bank; size 90 nm; voltage 1 V; word length 8 bit; Acceleration; Capacitors; Copper; Delay; Semiconductor device measurement; Switches;
         
        
        
        
            Conference_Titel : 
VLSI Circuits (VLSIC), 2011 Symposium on
         
        
            Conference_Location : 
Honolulu, HI
         
        
        
            Print_ISBN : 
978-1-61284-175-5