DocumentCode :
553481
Title :
The use of real time digital simulation and hardware in the loop to de-risk novel control algorithms
Author :
Loddick, Sean ; Mupambireyi, U. ; Blair, Steve ; Booth, Campbell ; Li, Xin ; Roscoe, A. ; Daffey, K. ; Rn, L.J.W.
Author_Institution :
Converteam Uk Ltd., Rugby, UK
fYear :
2011
fDate :
Aug. 30 2011-Sept. 1 2011
Firstpage :
1
Lastpage :
10
Abstract :
Low power demonstrators are commonly used to validate novel control algorithms. However, the response of the demonstrator to network transients and faults is often unexplored. The importance of this work has, in the past, justified facilities such as the T45 Shore Integration Test Facility (SITF) at the Electric Ship Technology Demonstrator (ESTD). This paper presents the use of real time digital simulation and hardware in the loop to de-risk a innovative control algorithm with respect to network transients and faults. A novel feature of the study is the modelling of events at the power electronics level (time steps of circa 2 μs) and the system level (time steps of circa 50 μs).
Keywords :
digital simulation; embedded systems; power engineering computing; ships; variable speed drives; T45 shore integration test facility; electric ship technology demonstrator; hardware in the loop; innovative control algorithm; low power demonstrator; network fault; network transient; power electronics level; real time digital simulation; Commutation; Hardware; Propulsion; Real time systems; Software; Stators; Transient analysis; Integrated adjustable speed drive; Marine; Real time simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics and Applications (EPE 2011), Proceedings of the 2011-14th European Conference on
Conference_Location :
Birmingham
Print_ISBN :
978-1-61284-167-0
Electronic_ISBN :
978-90-75815-15-3
Type :
conf
Filename :
6020339
Link To Document :
بازگشت