Title :
Space vector modulation scheme to minimize common-mode voltage generated by a three-phase hybrid multilevel inverter
Author :
Jappe, T.K. ; Mussa, Samir Ahmad ; Heldwein, Marcelo L. ; Caballero, D.R. ; Castillo, Alejandro
Author_Institution :
Electr. Eng. Dept., Fed. Univ. of Santa Catarina - UFSC, Florianopolis, Brazil
fDate :
Aug. 30 2011-Sept. 1 2011
Abstract :
This paper proposes the implementation of a space vector modulation (SVM) scheme to reduce the common-mode voltage of a symmetrical hybrid five-level inverter operating at high modulation index. The proposed modulation is implemented in a DSC-Digital Signal Controller. It employs vectors that prevent voltage vectors that impose high common-mode voltages at the converter load. Experimental results are presented in order to validate the proposed modulation scheme.
Keywords :
invertors; common-mode voltage; digital signal controller; high modulation index; space vector modulation scheme; symmetrical hybrid five-level inverter; three-phase hybrid multilevel inverter; voltage vectors; Capacitance; Circuit topology; Inverters; Modulation; Support vector machines; Switches; Vectors; EMC/EMI; Hybrid power integration; Multilevel converters; Power quality; Three-phase system;
Conference_Titel :
Power Electronics and Applications (EPE 2011), Proceedings of the 2011-14th European Conference on
Conference_Location :
Birmingham
Print_ISBN :
978-1-61284-167-0
Electronic_ISBN :
978-90-75815-15-3