• DocumentCode
    55832
  • Title

    Thwarting Scan-Based Attacks on Secure-ICs With On-Chip Comparison

  • Author

    da Rolt, Jean ; Di Natale, G. ; Flottes, M.-L. ; Rouzeyre, B.

  • Author_Institution
    Centre Nat. de la Rech. Sci., Lab. d´Inf. de Robot. et de Microelectron. de Montpellier, Montpellier, France
  • Volume
    22
  • Issue
    4
  • fYear
    2014
  • fDate
    Apr-14
  • Firstpage
    947
  • Lastpage
    951
  • Abstract
    Hardware implementation of cryptographic algorithms is subject to various attacks. It has been previously demonstrated that scan chains introduced for hardware testability open a back door to potential attacks. Here, we propose a scan-protection scheme that provides testing facilities both at production time and over the course of the circuit´s life. The underlying principles to scan-in both input vectors and expected responses and to compare expected and actual responses within the circuit. Compared to regular scan tests, this technique has no impact on the quality of the test or the model-based fault diagnosis. It entails negligible area overhead and avoids the use of an authentication test mechanism.
  • Keywords
    design for testability; logic design; security; test equipment; cryptographic algorithms; hardware testability; model based fault diagnosis; on chip comparison; scan based attacks; scan chains; secure IC; Design-for-testability (DfT); scan-based attack; security; testability;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2013.2257903
  • Filename
    6515126