DocumentCode :
561020
Title :
Novel approaches for low-cost Through-Silicon Vias
Author :
Bullema, J.E. ; Bressers, P.M.M.C. ; Oosterhuis, G. ; Mueller, Matthias ; Huis in´t Veld, A.J. ; Roozeboom, F.
Author_Institution :
TNO, Eindhoven, Netherlands
fYear :
2011
fDate :
12-15 Sept. 2011
Firstpage :
1
Lastpage :
5
Abstract :
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of functional integration and miniaturization. Footprint reduction in 3D stacking can be achieved by use of Through Silicon Vias (TSV). Creation of TSVs with Deep Reactive Ion Etching (DRIE), laser drilling and pulse reverse plating is established technology. Current TSV technologies are considered as high cost processes due to expensive equipment and long processing times. In this paper three novel technological approaches to create TSVs are described that potentially lead to a creation of low-cost Through Silicon Vias. The technologies in development discussed here, were identified based upon cost of ownership analysis of current TSV creation processes The paper presents the first results of the different approaches.
Keywords :
electrochemical machining; integrated circuit packaging; laser deposition; sputter etching; three-dimensional integrated circuits; 3D stacking; DRIE; deep reactive ion etching; footprint reduction; integrated circuits; low cost through silicon vias; pulse reverse plating; Drilling machines; Electronic countermeasures; Fires; Instruments; Lasers; Reliability; Deep Reactive Ion etching; Electrochemical Machining; Laser Induced Forward Transfer; Through Silicon Via;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Packaging Conference (EMPC), 2011 18th European
Conference_Location :
Brighton
Print_ISBN :
978-1-4673-0694-2
Type :
conf
Filename :
6142399
Link To Document :
بازگشت