DocumentCode :
562710
Title :
Design and implementation of low power clock distribution network
Author :
Kulkarni, Amruta A. ; Khandekar, Prasad D.
Author_Institution :
Vishwakarma Inst. of Inf. Technol., Pune, India
fYear :
2012
fDate :
30-31 March 2012
Firstpage :
761
Lastpage :
765
Abstract :
Clock distribution network forms an integral part of any digital circuit. It consumes a large part of the total circuit power, which is not desirable. Different techniques are employed up till now to reduce the clock power. In this paper we have demonstrated how clock power can be reduced significantly by distributing it at reduced supply voltage. The clock distribution network is designed and simulated in 0.25μm technology. It is simulated at different frequencies of 10MHz, 100MHz, 200MHz, 250 MHz and 400MHz achieving power reduction of about 53%, 44%, 41%, 24% and 5% respectively.
Keywords :
clock distribution networks; clocks; digital circuits; clock power reduction; digital circuit; frequency 10 MHz; frequency 100 MHz; frequency 200 MHz; frequency 250 MHz; frequency 400 MHz; low power clock distribution network; size 0.25 mum; total circuit power; Clocks; DH-HEMTs; Frequency conversion; Irrigation; Latches; Lead;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Engineering, Science and Management (ICAESM), 2012 International Conference on
Conference_Location :
Nagapattinam, Tamil Nadu
Print_ISBN :
978-1-4673-0213-5
Type :
conf
Filename :
6215941
Link To Document :
بازگشت