DocumentCode :
562794
Title :
Performance analysis of modified feedthrough logic for low power and high speed
Author :
Sahoo, Soumyashree R. ; Mahapatra, Kamala Kanta
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol. Rourkela, Rourkela, India
fYear :
2012
fDate :
30-31 March 2012
Firstpage :
340
Lastpage :
344
Abstract :
In this paper the design of a low power and high performance dynamic circuit using a new CMOS domino logic family called feedthrough logic is presented. The need for faster circuits with low power dissipation has made it common practice to use feedthrogh logic. The proposed circuit for low power improves dynamic power consumption as compared to the existing feedthrough logic and to further improve its speed we proposed another circuit which improves the speed by sacrificing dynamic power consumption. The proposed circuit is simulated using 0.18 μm, 1.8 V CMOS process technology. Intensive simulation results in Cadence environment shows that the proposed modified low-power structure reduces the dynamic power approximately by 35% and the modified structure for high performance achieves a speed up- 1.3 for 10-stage of inverters and 8-bit ripple carry adder in comparison to existing feedthrough logic. The concept is validated through extensive simulation. The problem of requirement of output inverter and non-inverting logic are also completely eliminated in the proposed design.
Keywords :
CMOS integrated circuits; adders; carry logic; circuit simulation; integrated circuit design; logic design; low-power electronics; CMOS domino logic family; CMOS process technology; Cadence environment; circuit design; circuit simulation; dynamic power consumption; feedthrough logic; high performance dynamic circuit; low power dissipation; low power dynamic circuit; low-power structure; noninverting logic; output inverter; ripple carry adder; size 0.18 mum; voltage 1.8 V; word length 8 bit; Adders; Inverters; Logic gates; MOS devices; Power demand; Power dissipation; Transistors; Feedthrough logic (FTL); dynamic CMOS logic circuit; high performance; low-power adder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Engineering, Science and Management (ICAESM), 2012 International Conference on
Conference_Location :
Nagapattinam, Tamil Nadu
Print_ISBN :
978-1-4673-0213-5
Type :
conf
Filename :
6216027
Link To Document :
بازگشت