Title :
Concurrent phase classification for accelerating MPSoC simulation
Author :
Tawk, Melhem ; Ibrahim, Khaled Z. ; Niar, Smail
Author_Institution :
Univ. of Valenciennes, Valenciennes, France
Abstract :
To rapidly evaluate performances and power consumption in design space exploration of modern highly complex embedded systems, new simulation tools are needed. The checkpointing technique, which consists in saving system states in order to simulate in detail only a small part of the application, is among the most viable simulation approaches. In this paper, a new method for generating and storing checkpoints for accelerating MPSoC simulation is presented. Experimental results demonstrate that our technic can reduce simulation time and the memory size required to store these checkpoints on a secondary memory. In addition, the necessary time to load checkpoints on the host processor at runtime is optimized. These advantages speedup simulations and allow exploration of a large space of alternative designs in the DSE.
Keywords :
checkpointing; microprocessor chips; system-on-chip; DSE; MPSoC simulation acceleration; checkpointing technique; concurrent phase classification; design space exploration; host processor; load checkpoints; memory size reduction; modern highly complex embedded systems; performance evaluation; power consumption; secondary memory; simulation time reduction; simulation tools; speedup simulations; system states; Acceleration; Analytical models; Checkpointing; Embedded systems; Load modeling; Memory management; Random access memory;
Conference_Titel :
ARCS Workshops (ARCS), 2012
Conference_Location :
Muenchen
Print_ISBN :
978-1-4673-1913-3
Electronic_ISBN :
978-3-88579-294-9