DocumentCode :
564118
Title :
FPGA implementation of chaotic pseudo-random bit generators
Author :
Dabal, Pawel ; Pelka, Ryszard
Author_Institution :
Fac. of Electron., Mil. Univ. of Technol., Warsaw, Poland
fYear :
2012
fDate :
24-26 May 2012
Firstpage :
260
Lastpage :
264
Abstract :
We present recent results of our studies on the FPGA implementation of pseudo-random bit generators (PRBGs) based on a chaotic behavior of nonlinear systems. A number of different PRBG architectures have been considered, including logistic mapping, Hénon mapping, and frequency dependent negative resistor (FDNR). All versions of PRBGs have been implemented in five FPGA families of devices from Xilinx (Spartan 3 and 6, Virtex 4, 5, and 6). We present detailed comparison of FPGA resources required for PRBG implementation and evaluation of maximum operating frequencies. The pseudo-random bit generators presented in this paper can be used for key generation in stream ciphers in secure, real-time transmission of digital signals.
Keywords :
chaos; digital arithmetic; field programmable gate arrays; FPGA; Henon mapping; Spartan 3; Spartan 6; Virtex 4; Virtex 5; Virtex 6; chaotic pseudorandom bit generators; frequency dependent negative resistor; key generation; logistic mapping; stream cipher; Chaotic communication; Equations; Field programmable gate arrays; Generators; Logistics; Table lookup; Hénon map; chaotic systems; logistic map; pseudo-random bit generator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and Systems (MIXDES), 2012 Proceedings of the 19th International Conference
Conference_Location :
Warsaw
Print_ISBN :
978-1-4577-2092-5
Type :
conf
Filename :
6225756
Link To Document :
بازگشت