DocumentCode
565156
Title
Approaching the theoretical limits of a mesh NoC with a 16-node chip prototype in 45nm SOI
Author
Park, Sunghyun ; Krishna, Tushar ; Chen, Chia-Hsin ; Daya, Bhavya ; Chandrakasan, Anantha ; Peh, Li-Shiuan
Author_Institution
Massachusetts Inst. of Technol., Cambridge, MA, USA
fYear
2012
fDate
3-7 June 2012
Firstpage
398
Lastpage
405
Abstract
In this paper, we present a case study of our chip prototype of a 16-node 4×4 mesh NoC fabricated in 45nm SOI CMOS that aims to simultaneously optimize energy-latency-throughput for unicasts, multicasts and broadcasts. We first define and analyze the theoretical limits of a mesh NoC in latency, throughput and energy, then describe how we approach these limits through a combination of microarchitecture and circuit techniques. Our 1.1V 1GHz NoC chip achieves 1-cycle router-and-link latency at each hop and energy-efficient router-level multicast support, delivering 892Gb/s (87.1% of the theoretical bandwidth limit) at 531.4mW for a mixed traffic of unicasts and broadcasts. Through this fabrication, we derive insights that help guide our research, and we believe, will also be useful to the NoC and multicore research community.
Keywords
CMOS integrated circuits; network-on-chip; power aware computing; 16-node chip prototype; 45nm SOI; NoC fabrication; SOI CMOS; circuit techniques; energy latency; mesh NoC; microarchitecture techniques; multicore research community; theoretical limits; Clocks; Multicore processing; Pipelines; Prototypes; Throughput; Unicast; Wires; Chip Prototype; Low-Swing Signaling; Multicast Optimization; Network-on-Chip; Theoretical Mesh Limits; Virtual Bypassing;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference (DAC), 2012 49th ACM/EDAC/IEEE
Conference_Location
San Francisco, CA
ISSN
0738-100X
Print_ISBN
978-1-4503-1199-1
Type
conf
Filename
6241538
Link To Document