DocumentCode :
565185
Title :
Triple patterning aware routing and its comparison with double patterning aware routing in 14nm technology
Author :
Ma, Qiang ; Zhang, Hongbo ; Wong, Martin D F
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
fYear :
2012
fDate :
3-7 June 2012
Firstpage :
591
Lastpage :
596
Abstract :
As technology continues to scale to 14nm node, Double Patterning Lithography (DPL) is pushed to near its limit. Triple Patterning Lithography (TPL) is a considerable and natural extension along the paradigm of DPL. With an extra mask to accommodate the features, TPL can be used to eliminate the unresolvable conflicts and minimize the number of stitches, which are pervasive in DPL process, and thus smoothen the layout decomposition step. Considering TPL during routing stage explores a larger solution space and can further improve the layout decomposability. In this paper, we propose the first triple patterning aware detailed routing scheme, and compare its performance with the double patterning version in 14nm node. Experimental results show that, using TPL, the conflicts can be resolved much more easily and the stitches can be significantly reduced in contrast to DPL.
Keywords :
circuit layout; lithography; network routing; DPL process; TPL; double patterning aware routing; double patterning lithography; layout decomposition step; size 14 nm; triple patterning aware routing; triple patterning lithography; Color; Computational modeling; Layout; Lithography; Pins; Routing; Wires; 14nm technology; Double patterning aware routing; Maze routing; Triple patterning aware routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2012 49th ACM/EDAC/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
978-1-4503-1199-1
Type :
conf
Filename :
6241567
Link To Document :
بازگشت