DocumentCode :
566678
Title :
Automatic generation of Coprocessor program from VHDL description
Author :
Kallel, E. ; Aoudni, Y. ; Abid, Mohamed
Author_Institution :
Comput. & Embedded Syst. Lab., Univ. Sfax, Sfax, Tunisia
fYear :
2012
fDate :
19-21 June 2012
Firstpage :
34
Lastpage :
37
Abstract :
The design and implementation of complex embedded systems including custom hardware and software is still to a large degree based on a collaboration of semi-manual and often poorly interconnected design methods and tools. This usually results in repetitive and longer development cycles. This paper describes an intelligent method to automate and accelerate the hardware generation process. Indeed, a VHDL parser is developed to provide an automated path from VHDL entry to Coprocessor design. To prove the correctness of our method, a Java source code framework named Automatic Custom Architecture generator (ACAgen) is developed. Experimental results on 3D sample application show that the proposed framework can rapidly and easily generate coprocessor. It leads to the design of large and complex systems-on-chip with less costs and higher performances.
Keywords :
Java; automatic programming; coprocessors; embedded systems; grammars; hardware description languages; source coding; system-on-chip; ACAgen; Java source code framework; VHDL parser; automatic custom architecture generator; automatic program generation; complex embedded system; coprocessor; hardware generation process; interconnected design method; systems-on-chip; Coprocessors; Embedded computing; Field programmable gate arrays; Generators; Hardware; Optimization; ACAgen; Automatic generation; Coprocessor; VHDL parser;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Computing (MECO), 2012 Mediterranean Conference on
Conference_Location :
Bar
Print_ISBN :
978-1-4673-2366-6
Type :
conf
Filename :
6268918
Link To Document :
بازگشت