DocumentCode :
568574
Title :
Formal Estimation of Worst-Case Communication Latency in a Network-on-Chip
Author :
Palaniveloo, Vinitha Arakkonam ; Sowmya, Arcot
Author_Institution :
Sch. of Comput. Sci. & Eng, UNSW, Sydney, NSW, Australia
fYear :
2012
fDate :
19-21 Aug. 2012
Firstpage :
15
Lastpage :
20
Abstract :
Network on a Chip (NoC) is an on-chip communication infrastructure implemented using routers similar to a computer network. NoC is used to design complex systems-on-chip (SoCs) for applications that expect quality-of-service(QoS) guarantee, which depends on the application traffic characteristics, timing constraints, NoC router architecture and communication paradigm. There are several QoS metrics such as data-integrity, latency and throughput, however, in this paper we measure latency upper bound (i.e., worst-case communication latency) as it provides insight on QoS guarantee of the system. We present a formal framework for evaluating worst-case end-to-end latency of packets in an on-chip network, which is obtained by systematic abstraction of an earlier formal modeling and verification framework to verify large NoC designs. Worst case communication latencies of the packets are measured for uniform traffic scenarios at different uniform packet injection rates.
Keywords :
computer architecture; computer networks; network-on-chip; quality of service; NoC router architecture; QoS; SoC; computer network; formal estimation; network-on-chip; on-chip communication infrastructure; quality of service; systems-on-chip; worst-case communication latency; Analytical models; Clocks; Routing; Synchronization; System-on-a-chip; Unified modeling language; formal methods; model checking; network on chip; worst-case latency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2012 IEEE Computer Society Annual Symposium on
Conference_Location :
Amherst, MA
ISSN :
2159-3469
Print_ISBN :
978-1-4673-2234-8
Type :
conf
DOI :
10.1109/ISVLSI.2012.31
Filename :
6296441
Link To Document :
بازگشت