Title :
Design and FPGA implementation of PLL-based quarter-rate clock and data recovery circuit
Author :
Alser, Mohammed H. ; Assaad, Maher ; Hussin, Fawnizu Azmadi ; Yohannes, Israel
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. Technol. of PETRONAS, Tronoh, Malaysia
Abstract :
This paper overviews the increased dynamic power consumption issue associated with the use of the serial links as a medium of data communication in today´s multi-module based system-on-chip (SoC) and presents a novel all-digital PLL-based quarter-rate clock and data recovery circuit as a potential solution. The proposed architecture works at a frequency equal to one-fourth the received data rate and utilizes a quarter-rate early-late type phase detector, a delay line, a delay line controller, and a digitally controlled oscillator (DCO)-based 8-phases generator. The proposed architecture can be adapted easily for different FPGA families, as well as implemented as an integrated circuit. Moreover, it can be used in a deserializer as part of a SERDES in inter-module communication in SoC. The proposed architecture is designed using the Verilog language and synthesized for the Altera DE2-70 development board. Furthermore, the simulation results validate the expected functionality, such as performing quarter-rate phase detection as well as 1-to-4 demultiplexing. The synthesized design requires 117 logic elements using the above Altera board.
Keywords :
clock and data recovery circuits; data communication; delay lines; digital phase locked loops; field programmable gate arrays; oscillators; phase detectors; system-on-chip; 1-to-4 demultiplexing; Altera DE2-70 development board; DCO; FPGA; SERDES; SoC; Verilog language; all-digital PLL-based quarter-rate clock and data recovery circuit design; data communication; delay line controller; digitally controlled oscillator; dynamic power consumption; eight-phases generator; integrated circuit; intermodule communication; logic elements; multimodule based system-on-chip; quarter-rate early-late type phase detector; received data rate; serial links; Clocks; Delay; Delay lines; Detectors; Generators; Power demand; Synchronization; clock and data recovery (CDR); deserializer; quarter-rate phase detector; serializer; system-on-chip (SoC);
Conference_Titel :
Intelligent and Advanced Systems (ICIAS), 2012 4th International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4577-1968-4
DOI :
10.1109/ICIAS.2012.6306128