DocumentCode :
573604
Title :
Soft-errors resilient logic optimization for low power
Author :
Pandey, Sujan ; Brink, Klaas
Author_Institution :
NXP Semicond./Res., Eindhoven, Netherlands
fYear :
2012
fDate :
27-29 June 2012
Firstpage :
19
Lastpage :
24
Abstract :
This paper is about a single event upset resilient logic design optimization technique for sub-100nm technology nodes. The proposed technique can be used for both combinational as well as sequential circuits. In order to make a logic circuit robust for a transient error, the well known gate sizing technique is used. A 65nm inverters based master slave flip flop is considered for the case study. The result shows a trade off between the robustness and the performance (power consumption and operational speed) while performing design optimization for a single event upset. Furthermore, it shows that the width of devices cannot be increased arbitrarily in order to make a flip flop resilient since it can result in timing violation. The proposed design optimization technique incorporates the timing aspects and finds the optimal widths that make a gate robust against a single event upset.
Keywords :
circuit optimisation; flip-flops; logic circuits; logic gates; low-power electronics; radiation hardening (electronics); sequential circuits; gate sizing technique; inverter; logic circuit; low power; master slave flip flop; operational speed; power consumption; sequential circuit; single event upset resilient logic design optimization technique; size 65 nm; soft-error resilient logic optimization; sub-100nm technology node; timing violation; transient error; Clocks; Inverters; Logic gates; MOS devices; Optimization; Propagation delay; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2012 IEEE 18th International
Conference_Location :
Sitges
Print_ISBN :
978-1-4673-2082-5
Type :
conf
DOI :
10.1109/IOLTS.2012.6313835
Filename :
6313835
Link To Document :
بازگشت