Title :
Hardware acceleration of SVM-based traffic classification on FPGA
Author :
Groleat, Tristan ; Arzel, Matthieu ; Vaton, Sandrine
Author_Institution :
Telecom Bretagne, Brest, France
Abstract :
Understanding the composition of the Internet traffic has many applications nowadays, mainly tracking bandwidth consuming applications, QoS-based traffic engineering and lawful interception of illegal traffic. Although many classification methods such as Support Vector Machines (SVM) have demonstrated their accuracy, not enough attention has been paid to the practical implementation of lightweight classifiers. In this paper, we consider the design of a real-time SVM classifier at many Gbps to allow online detection of categories of applications. Our solution is based on the design of a hardware accelerated SVM classifier on a FPGA board.
Keywords :
Internet; field programmable gate arrays; pattern classification; quality of service; real-time systems; support vector machines; telecommunication traffic; FPGA board; Internet traffic; QoS-based traffic engineering; SVM-based traffic classification; hardware accelerated SVM classifier; hardware acceleration; illegal traffic; lawful interception; lightweight classifiers; online categories detection; real-time SVM classifier; support vector machines; tracking bandwidth consuming applications; Accuracy; Field programmable gate arrays; Hardware; Kernel; Software algorithms; Support vector machines; FPGA; SVM; Traffic classification; acceleration;
Conference_Titel :
Wireless Communications and Mobile Computing Conference (IWCMC), 2012 8th International
Conference_Location :
Limassol
Print_ISBN :
978-1-4577-1378-1
DOI :
10.1109/IWCMC.2012.6314245