DocumentCode :
576905
Title :
Extension of Memory Controller Equipped with MuCCRA-3-DP: Dynamically Reconfigurable Processor Array
Author :
Katagiri, Toru ; Hironaka, Kazuei ; Amano, Hideharu
Author_Institution :
Dept. of Inf. & Comput. Sci., Keio Univ., Yokohama, Japan
fYear :
2012
fDate :
26-28 Sept. 2012
Firstpage :
826
Lastpage :
831
Abstract :
In order to achieve a high performance on the Dynamically Reconfigurable Processor Array(DRPA), it is necessary to use PEs effectively. However, a prototype DRPA, MuCCRA-3-DP needs to generate read/write addresses for accessing data memories, and counts a number of loops on PEs. Hence, PEs of MuCCRA-3-DP can not be used effectively for actual processing of applications. To solve this problem and improve performance. We extend the memory controller of MuCCRA-3-DP and named it MuCCRA-3-EXMC. PEs of MuCCRA-3-EXMC can be concentrated on executing the actual processing by the extended memory controller performing address generation and loop count. Evaluation results showed that MuCCRA-3-EXMC can improve its performance by 12-23% and reduce its energy consumption by 9-20% without a large increase of its area.
Keywords :
microprocessor chips; reconfigurable architectures; storage management chips; MuCCRA-3-DP; MuCCRA-3-EXMC; address generation; dynamically reconfigurable processor array; energy consumption; loop count; memory controller; prototype DRPA; Arrays; Context; Energy consumption; Finite impulse response filter; Integrated circuit interconnections; Radiation detectors; MuCCRA-3; dynamic reconfiguration; energy consumption; flexible off-loading engine; memory controller;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Network-Based Information Systems (NBiS), 2012 15th International Conference on
Conference_Location :
Melbourne, VIC
Print_ISBN :
978-1-4673-2331-4
Type :
conf
DOI :
10.1109/NBiS.2012.87
Filename :
6354932
Link To Document :
بازگشت