DocumentCode :
578492
Title :
Nonvolatile flip-flop using pseudo-spin-transistor architecture and its power-gating applications
Author :
Yamamoto, Shuu´ichirou ; Shuto, Yusuke ; Sugahara, Satoshi
fYear :
2012
fDate :
24-26 Sept. 2012
Firstpage :
17
Lastpage :
20
Abstract :
We computationally analyzed performance and power-gating (PG) ability of a new nonvolatile delay flip-flop (NV-DFF) based on pseudo-spin-transistor architecture using spin-transfer-torque magnetic tunnel junctions (STT-MTJs). The high-performance energy-efficient PG operations of the NV-DFF can be achieved by its cell structure employing pseudo-spin-MOSFETs (PS-MOSFETs) that can electrically separate the STT-MTJs from the ordinary DFF part of the NV-DFF. This separation also makes it possible that the break-even time (BET) of the NV-DFF is designed by the size of the PS-MOSFETs without performance degradation of the normal DFF operations. The effect of the area occupation ratio of the NV-DFFs to a CMOS logic system on the BET was also analyzed. Although the optimized lowest BET was varied depending on the area occupation ratio, energy-efficient fine-grained PG with a BET of several sub-microseconds was revealed to be achieved. We also proposed microprocessors and systems-on-chip (SoCs) using nonvolatile hierarchical-memory systems that are configured with NV-DFFs and nonvolatile static random access memories (NV-SRAMs).
Keywords :
CMOS logic circuits; MOSFET; energy conservation; flip-flops; random-access storage; system-on-chip; CMOS logic system; NV-DFF; PS-MOSFET; STT-MTJ; area occupation ratio; cell structure; energy-efficient fine-grained PG; high-performance energy-efficient PG operations; microprocessors; nonvolatile delay flip-flop; nonvolatile flip-flop; nonvolatile hierarchical-memory systems; nonvolatile static random access memories; normal DFF operations; power gating application; pseudospin-MOSFET; pseudospin-transistor architecture; spin-transfer-torque magnetic tunnel junctions; systems-on-chip; Benchmark testing; CMOS integrated circuits; Irrigation; MOSFETs; Magnetic separation; Microprocessors; Nonvolatile memory; filp-flop; magnetic tunnel junction; microprocessors; nonvolatile memory; power gating; spin-transistor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Conference Dresden-Grenoble (ISCDG), 2012 International
Conference_Location :
Grenoble
Print_ISBN :
978-1-4673-1717-7
Type :
conf
DOI :
10.1109/ISCDG.2012.6360000
Filename :
6360000
Link To Document :
بازگشت