Title :
Development of One Bit Delta-Sigma Analog to Digital Converter
Author :
Katara, Arun ; Bapat, Abhijit V. ; Chalse, Rajkumar ; Selokar, Ashwin ; Ramteke, Sandip
Author_Institution :
Dept. of Electron. Eng., DMIETR, Wardha, India
Abstract :
This paper describes an analog-to-digital converter which combines multiple delta-sigma modulators in parallel so that time over sampling may be reduced or even eliminated. By doubling the number of Lth-order delta-sigma modulators, the resolution of this architecture is increased by approximately L bits. Thus, the resolution obtained by combining M delta-sigma modulators in parallel with no over sampling is similar to operating the same modulator with an over sampling rate of M. A parallel delta-sigma A/D converter implementation composed of two, four, and eight second-order delta-sigma modulators is described that does not require over sampling.
Keywords :
analogue-digital conversion; delta-sigma modulation; modulators; Lth-order delta-sigma modulators; M delta-sigma modulators; analog-to-digital converter; multiple delta-sigma modulators; one bit delta-sigma analog; parallel delta-sigma A/D converter implementation; second-order delta-sigma modulators; time over sampling; Delta-sigma modulation; Gain; Modulation; Operational amplifiers; Signal resolution; Simulation; 1 bit D Latch; Analog to Digital converter; Delta-sigma Modulator; comparator;
Conference_Titel :
Computational Intelligence and Communication Networks (CICN), 2012 Fourth International Conference on
Conference_Location :
Mathura
Print_ISBN :
978-1-4673-2981-1
DOI :
10.1109/CICN.2012.98