Title :
digPLL-Lite: A Low-Complexity, Low-Jitter Fractional-N Digital PLL Architecture
Author :
Nonis, R. ; Grollitsch, W. ; Santa, T. ; Cherniak, D. ; Da Dalt, Nicola
Author_Institution :
Infineon Technol. Austria AG, Villach, Austria
Abstract :
This paper introduces a novel architecture of digital PLL. The goal of this architecture is to reach low jitter, fractional operation, and FSK modulation capability with low architecture complexity for small area, low power, and minimal design effort. The architecture is based on the bang-bang phase detector, so that usage of time-to-digital-converter circuits is avoided, with no need for any background calibration. The key enabling blocks are a phase interpolator-based exact fractional frequency divider, and a multi-output bang-bang phase detector. The prototype implemented in 130 nm reaches 1-psrms absolute jitter while operating in integer mode and 1.9 psrms absolute jitter while operating in full fractional mode, with an output frequency of 1 GHz and reference frequency of 25 MHz, consuming 7.4 mW from a supply of 1.3 V. FSK modulation of the 1 GHz carrier up to 300 kbps with a frequency deviation of ±150 kHz is also implemented and measured .
Keywords :
frequency shift keying; jitter; phase locked loops; FSK modulation; background calibration; digPLL-Lite; fractional operation; full fractional mode; integer mode; low complexity fractional-N digital PLL architecture; low jitter fractional-N digital PLL architecture; multi-output bang-bang phase detector; phase interpolator based exact fractional frequency divider; reference frequency deviation; time to digital converter circuits; Clocks; Detectors; Frequency conversion; Frequency shift keying; Phase locked loops; ADPLL; DCO jitter; FSK modulation; TDC-less; bang-bang phase detector; digital phase-locked loop (DPLL); fractional-N; frequency synthesis; phase noise;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2013.2272340