DocumentCode :
580036
Title :
Implementation of 1553B bus protocol on FPGA board using digital phase lock loop
Author :
Yousaf, Jawad ; Irshad, Mohsin ; Mehmood, Iftekhar
Author_Institution :
Inst. of Space Technol., Islamabad, Pakistan
fYear :
2012
fDate :
8-9 Oct. 2012
Firstpage :
1
Lastpage :
6
Abstract :
In this paper, a new technique for the implementation of MIL-STD-1553B bus protocol on FPGA board using digital phase lock loop is presented. Digital phase lock loop (DPLL) is used for data clock recovery from encoded manchester data of the channel at receiver end, instead of implementing common practice of initiating a separate clock for encoded manchester data processing. Usage of DPLL, resolves the synchronization issues, a major concern in high data rate embedded systems and increases the integrity and reliability of the system. Proof of concept is validated by implementing a 1553B bus transaction (BC to RT) on FPGA board with its different modules like UART, Bus controller, Manchester encoder/decoder and Digital phase lock loop.
Keywords :
clocks; digital phase locked loops; embedded systems; field buses; field programmable gate arrays; integrated circuit reliability; protocols; 1553B bus transaction; DPLL; FPGA board; MIL-STD-1553B bus protocol; Manchester encoder/decoder; UART; bus controller; channel; data clock recovery; digital phase lock loop; embedded system; encoded Manchester data processing; receiver; system reliability; Clocks; Decoding; Detectors; Field programmable gate arrays; Protocols; Radiation detectors; Synchronization; DPLL; FPGA; MIL-STD-1553B;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technologies (ICET), 2012 International Conference on
Conference_Location :
Islamabad
Print_ISBN :
978-1-4673-4452-4
Type :
conf
DOI :
10.1109/ICET.2012.6375427
Filename :
6375427
Link To Document :
بازگشت