DocumentCode :
580483
Title :
A low energy adaptive motion estimation hardware for H.264 Multiview Video Coding
Author :
Aksehir, Yusuf ; Erdayandi, Kamil ; Ozcan, Tevfik Zafer ; Hamzaoglu, Ilker
Author_Institution :
Fac. of Eng. & Natural Sci., Sabanci Univ., Istanbul, Turkey
fYear :
2012
fDate :
23-25 Oct. 2012
Firstpage :
1
Lastpage :
6
Abstract :
Multiview Video Coding (MVC) is the process of efficiently compressing stereo (2 views) or multiview video signals. The improved compression efficiency achieved by H.264 MVC comes with a significant increase in computational complexity. Temporal prediction and inter-view prediction are the most computationally intensive parts of H.264 MVC. Therefore, in this paper, we propose novel techniques for reducing the amount of computations performed by temporal and inter-view predictions in H.264 MVC. The proposed techniques reduce the amount of computations performed by temporal and inter-view predictions significantly with very small PSNR loss and bitrate increase. We also propose a low energy adaptive H.264 MVC motion estimation hardware for implementing the temporal and inter-view predictions including the proposed computation reduction techniques. The proposed hardware is implemented in Verilog HDL and mapped to a Xilinx Virtex-6 FPGA. The FPGA implementation is capable of processing 30*8=240 frames per second of CIF (352×288) size 8 view video sequence or 30*2=60 frames per second of VGA (640×480) size stereo (2 views) video sequence. The proposed techniques reduce the energy consumption of this hardware significantly.
Keywords :
computational complexity; image sequences; motion estimation; video coding; H.264 multiview video coding; MVC; VGA size stereo; Verilog HDL; Xilinx Virtex-6 FPGA; compression efficiency improvement; computation reduction techniques; computational complexity; energy consumption reduction; interview prediction; low energy adaptive motion estimation hardware; temporal prediction; video sequence; Bit rate; Field programmable gate arrays; Hardware; Hardware design languages; Motion estimation; PSNR; Vectors; FPGA; H.264; Hardware Implementation; Motion Estimation; Multiview Video Coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Architectures for Signal and Image Processing (DASIP), 2012 Conference on
Conference_Location :
Karlsruhe
Print_ISBN :
978-1-4673-2089-4
Electronic_ISBN :
978-2-9539987-4-0
Type :
conf
Filename :
6385352
Link To Document :
بازگشت