DocumentCode :
58079
Title :
Fast, Flexible High-Level Synthesis from OpenCL using Reconfiguration Contexts
Author :
Coole, James ; Stitt, Greg
Author_Institution :
Univ. of Florida, Gainesville, FL, USA
Volume :
34
Issue :
1
fYear :
2014
fDate :
Jan.-Feb. 2014
Firstpage :
42
Lastpage :
53
Abstract :
High-level synthesis from OpenCL has shown significant potential, but current approaches conflict with mainstream OpenCL design methodologies owing to orders-of-magnitude longer field-programmable gate array compilation times and limited support for changing or adding kernels after system compilation. In this article, the authors introduce a back-end synthesis approach for potentially any OpenCL tool. This approach uses virtual coarse-grained reconfiguration contexts to speed up compilation by 4,211× at a cost of 1.8× system resource overhead, while also enabling 144× faster reconfiguration to support different kernels and rapid changes to kernels.
Keywords :
field programmable gate arrays; high level synthesis; back-end synthesis approach; flexible high-level synthesis; kernels; mainstream OpenCL design methodologies; reconfiguration contexts; virtual coarse-grained reconfiguration contexts; Context awareness; Field programmable gate arrays; Finite impulse response filters; Kernels; Reconfigurable architectures; Runtime; FPGA; OpenCL; intermediate fabrics;
fLanguage :
English
Journal_Title :
Micro, IEEE
Publisher :
ieee
ISSN :
0272-1732
Type :
jour
DOI :
10.1109/MM.2013.108
Filename :
6636299
Link To Document :
بازگشت