Title :
Sensitivity-guided metaheuristics for accurate discrete gate sizing
Author :
Hu, Jin ; Kahng, Andrew B. ; Kang, SeokHyeong ; Kim, Myung-Chul ; Markov, Igor L.
Author_Institution :
Univ. of Michigan, Ann Arbor, MI, USA
Abstract :
The well-studied gate-sizing optimization is a major contributor to IC power-performance tradeoffs. Viable optimizers must accurately model circuit timing, satisfy a variety of constraints, scale to large circuits, and effectively utilize a large (but finite) number of possible gate configurations, including Vt and Lg. Within the research-oriented infrastructure used in the ISPD 2012 Gate Sizing Contest, we develop a metaheuristic approach to gate sizing that integrates timing and power optimization, and handles several types of constraints. Our solutions are evaluated using a rigorous protocol that computes circuit delay with Synopsys PrimeTime. Our implementation Trident outperforms the best-reported results on all but one of the ISPD 2012 benchmarks. Compared to the 2012 contest winner, we further reduce leakage power by an average of 43%.
Keywords :
VLSI; delay circuits; integrated circuit design; optimisation; timing circuits; IC power-performance tradeoff; ISPD 2012 benchmark; ISPD 2012 gate sizing contest; Trident; circuit delay; circuit timing; discrete gate sizing optimisation; leakage power reduction; power optimization; research-oriented infrastructure; sensitivity-guided metaheuristic approach; synopsys primetime; Benchmark testing; Capacitance; Delay; Logic gates; Optimization; Sensitivity;
Conference_Titel :
Computer-Aided Design (ICCAD), 2012 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA