DocumentCode :
580999
Title :
Distributed memory interface synthesis for Network-on-Chips with 3D-stacked DRAMs
Author :
Chen, Yi-Jung ; Yang, Chi-Lin ; Chen, Jian-Jia
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chi Nan Univ., Chi Nan, Taiwan
fYear :
2012
fDate :
5-8 Nov. 2012
Firstpage :
458
Lastpage :
465
Abstract :
Stacking DRAMs on processing cores by Through-Silicon Vias (TSVs) provides abundant bandwidth and enables a distributed memory interface design. To achieve the best balance in performance and cost in an application-specific system, the distributed memory interface should be tailored for the target applications. In this paper, we propose the first distributed memory interface synthesis framework for application-specific Network-on-Chips (NoCs) with 3D-stacked DRAMs. To maximize the performance of a selected hardware configuration, the proposed framework co-synthesizes the hardware configuration of the distributed memory interface, and the software configuration, e.g. task mapping and data assignment. Since TSVs have adverse impact on chip costs and yields, the goal of the framework is minimizing the number of TSVs provided that the user-defined performance constraint is met.
Keywords :
DRAM chips; distributed memory systems; integrated circuit design; network-on-chip; three-dimensional integrated circuits; 3D-stacked DRAM; NoC; TSV; application-specific network-on-chips; application-specific system; data assignment; distributed memory interface synthesis framework; hardware configuration; software configuration; task mapping; through-silicon vias; user-defined performance constraint; Bandwidth; Distributed databases; Hardware; Random access memory; Software; Through-silicon vias; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2012 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Type :
conf
Filename :
6386707
Link To Document :
بازگشت