DocumentCode
581027
Title
Performance-driven analog placement considering monotonic current paths
Author
Wu, Po-Hsun ; Lin, Mark Po-Hung ; Chen, Yang-Ru ; Chou, Bing-Shiun ; Chen, Tung-Chieh ; Ho, Tsung-Yi ; Liu, Bin-Da
Author_Institution
Dept. of Comput. Sci. & Inf. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear
2012
fDate
5-8 Nov. 2012
Firstpage
613
Lastpage
619
Abstract
Although modern analog placement algorithms aimed to minimize area and wirelength while satisfying symmetry, proximity, and other placement constraints, the generated layout does not reflect the circuit performance very well because of the routing-induced parasitics on the critical current/signal paths. This paper introduces the current-path constraints in analog placement, demonstrates their impact on circuit performance, and derives new problem formulation and algorithms to find placement solutions with monotonic current paths. Experimental results show that the proposed formulation and algorithms can generate compact layouts resulting in the even better circuit performance after performing post-layout simulation.
Keywords
analogue circuits; circuit layout; critical current path; monotonic current path constraint; performance-driven analog placement algorithm; post-layout simulation; routing-induced parasitics; signal paths; wirelength; Capacitance; Circuit optimization; Critical current; Educational institutions; Layout; MOSFETs; Topology;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer-Aided Design (ICCAD), 2012 IEEE/ACM International Conference on
Conference_Location
San Jose, CA
ISSN
1092-3152
Type
conf
Filename
6386735
Link To Document