DocumentCode :
581048
Title :
High-Performance, Low-Power Resonant Clocking: Embedded tutorial
Author :
Guthaus, Matthew R. ; Taskin, Baris
Author_Institution :
Dept. of Comput. Eng., Univ. of California, Santa Cruz, Santa Cruz, CA, USA
fYear :
2012
fDate :
5-8 Nov. 2012
Firstpage :
742
Lastpage :
745
Abstract :
Clock distribution networks consume a significant portion of on-chip power. Traditional buffered clock distribution power is limited by frequency, capacitance, and activity rates. Resonant clock distributions can reduce this power by “recycling” energy on-chip and reducing the overall clock power. This tutorial introduces recent techniques for distributed-LC, traveling wave, and standing wave resonant clock distributions. In particular, the tutorial discusses the recent developments and open research problems. The tutorial covers both circuits, computer-aided design algorithms and methodologies for resonant clocking.
Keywords :
circuit CAD; clock distribution networks; low-power electronics; buffered clock distribution power; clock distribution networks; computer-aided design algorithms; distributed-LC; energy on-chip recycling; high-performance low-power resonant clocking; on-chip power; standing wave resonant clock distributions; traveling wave; Clocks; Computers; Conferences; Design automation; Oscillators; Synchronization; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2012 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Type :
conf
Filename :
6386756
Link To Document :
بازگشت