DocumentCode :
581409
Title :
FPGA implementation and evaluation of discrete-time chaotic generators circuits
Author :
Giard, Pascal ; Kaddoum, Georges ; Gagnon, François ; Thibeault, Claude
Author_Institution :
Dept. of Electr. Eng., Ecole de Technol. Super., Montreal, QC, Canada
fYear :
2012
fDate :
25-28 Oct. 2012
Firstpage :
3221
Lastpage :
3224
Abstract :
In this paper, implementation of discrete-time chaotic generators widely used in digital communications is studied and evaluated. The study focuses on power consumption, resource usage, and maximum execution frequency of implementations for two common Field Programmable Gate Arrays (FPGAs). While the Bernoulli map ranks first in all three aspects, results show significant ranking differences among the other chaotic generators. Results were obtained by first implementing the chaotic generators in a high level register to transistor level description language and then using tools from FPGA manufacturers to obtain the resource usage as well as estimate the other desired characteristics.
Keywords :
chaos generators; discrete time systems; field programmable gate arrays; transistors; Bernoulli map; FPGA; digital communications; discrete-time chaotic generators circuits; field programmable gate arrays; maximum execution frequency; power consumption; resource usage; transistor level description language; Chaotic communication; Clocks; Field programmable gate arrays; Generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IECON 2012 - 38th Annual Conference on IEEE Industrial Electronics Society
Conference_Location :
Montreal, QC
ISSN :
1553-572X
Print_ISBN :
978-1-4673-2419-9
Electronic_ISBN :
1553-572X
Type :
conf
DOI :
10.1109/IECON.2012.6389382
Filename :
6389382
Link To Document :
بازگشت