DocumentCode :
582880
Title :
An improved real-time hardware architecture for Canny edge detection based on FPGA
Author :
Li, Xiaoyang ; Jiang, Jie ; Fan, Qiaoyun
Author_Institution :
Key Lab. for Precision Opto-Mechatron. Technol., BeiHang Univ., Beijing, China
fYear :
2012
fDate :
15-17 July 2012
Firstpage :
445
Lastpage :
449
Abstract :
Edge detection is one of the key stages of image processing and object recognition. Canny edge detector is the most widely used edge detection algorithm because of its good performance. In this paper, a hardware architecture for real-time Canny edge detection has been proposed. By adopting the improved median filter, the performance and reliability of the system is improved when dealing with image contaminated by noise. A Shifting-LUT based direction calculation algorithm is adopted not only to improve the processing speed and reduce computational complexity but also to reduce the hardware consumption. The experimental results show that the hardware implementation is suitable for high performance and real-time applications.
Keywords :
edge detection; field programmable gate arrays; integrated circuit reliability; median filters; object recognition; real-time systems; FPGA; hardware architecture; hardware consumption; image processing; improved median filter; improved real-time hardware architecture; object recognition; real-time Canny edge detection; reliability; shifting-LUT based direction calculation algorithm; Computer architecture; Detectors; Field programmable gate arrays; Filtering algorithms; Hardware; Image edge detection; Noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Control and Information Processing (ICICIP), 2012 Third International Conference on
Conference_Location :
Dalian
Print_ISBN :
978-1-4577-2144-1
Type :
conf
DOI :
10.1109/ICICIP.2012.6391408
Filename :
6391408
Link To Document :
بازگشت