DocumentCode :
584264
Title :
Low Power BIST for Scan-Shift and Capture Power
Author :
Sato, Yasuo ; Wang, Senling ; Kato, Takaaki ; Miyase, Kohei ; Kajihara, Seiji
fYear :
2012
fDate :
19-22 Nov. 2012
Firstpage :
173
Lastpage :
178
Abstract :
Low-power test technology has been investigated deeply to achieve an accurate and efficient testing. Although many sophisticated methods are proposed for scan-test, there are not so many for logic BIST because of its uncontrollable randomness. However, logic BIST currently becomes vital for system debug or field test. This paper proposes a novel low power BIST technology that reduces shift-power by eliminating the specified high-frequency parts of vectors and also reduces capture power. The authors show that the proposed technology not only reduces test power but also keeps test coverage with little loss.
Keywords :
built-in self test; integrated circuit testing; low-power electronics; program debugging; vectors; logic BIST; low power BIST technology; low-power test technology; scan-shift; scan-test; shift-power reduction; system debug; test coverage; test power reduction; vector; Built-in self-test; Clocks; Delay; Low pass filters; Vectors; BIST; capture power; low power; shift-power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2012 IEEE 21st Asian
Conference_Location :
Niigata
ISSN :
1081-7735
Print_ISBN :
978-1-4673-4555-2
Electronic_ISBN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2012.27
Filename :
6394195
Link To Document :
بازگشت